



# 32V, 8MHz Rail-to-Rail Output CMOS Operational Amplifier

#### 1 FEATURES

- Qualified for Automotive Applications
- AEC-Q100 Qualified with the Grade 1
- HIGH GAIN BANDWIDTH: 8MHz
- INPUT OFFSET VOLTAGE: ±0.5mV (Typical)
- QUIESCENT CURRENT: 3mA/Amp
- Rail to Rail Output
- Supply Range: +5V to +32V
- SPECIFIED UP TO +125°C
- Micro SIZE PACKAGES: SOP8, MSOP8

#### **2 APPLICATIONS**

- SENSORS
- PHOTODIODE AMPLIFICATION
- ACTIVE FILTERS
- TEST EQUIPMENT
- DRIVING A/D CONVERTERS

#### 3 DESCRIPTIONS

The RS8452-Q1 families of products offer high voltage (32V) operation and rail-to-rail output, as well as excellent speed/power consumption ratio, providing an excellent bandwidth (8MHz) and slew rate of 5V/us. The op-amps are unity gain stable and feature an ultra-low input bias current.

The input can operate normally within the negative power rail to 2V below of the positive power rail. The RS8452-Q1 families of operational amplifiers are specified at the full temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C under single power supplies of 5V to 32V or dual power supplies of  $\pm 2.5$ V to  $\pm 16$ V.

#### **Device Information (1)**

| PART NUMBER | PACKAGE | BODY SIZE(NOM)  |
|-------------|---------|-----------------|
| DC0450 O4   | SOP8    | 4.90mm x 3.90mm |
| RS8452-Q1   | MSOP8   | 3.00mm x 3.00mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



## **Table of Contents**

| 1 FEATURES                                   | 1  |
|----------------------------------------------|----|
| 2 APPLICATIONS                               | 1  |
| 3 DESCRIPTIONS                               | 1  |
| 4 Revision History                           | 3  |
| 5 PACKAGE/ORDERING INFORMATION (1)           | 4  |
| 6 Pin Configuration and Functions (Top View) | 5  |
| 7 SPECIFICATIONS                             | 6  |
| 7.1 Absolute Maximum Ratings                 | 6  |
| 7.2 ESD Ratings                              | 6  |
| 7.3 Recommended Operating Conditions         | 6  |
| 7.4 ELECTRICAL CHARACTERISTICS               | 7  |
| 7.5 TYPICAL CHARACTERISTICS                  | 9  |
| 8 Detailed Description                       | 12 |
| 8.1 Overview                                 | 12 |
| 8.2 Operating Characteristics                | 12 |
| 8.3 Electrical Overstress                    | 12 |
| 9 Application and Implementation             | 14 |
| 9.1 APPLICATION NOTE                         | 14 |
| 9.2 Typical Applications                     | 14 |
| 9.3 Design Requirements                      | 14 |
| 9.4 Detailed Design Procedure                | 14 |
| 10 Layout                                    | 15 |
| 10.1 Layout Guidelines                       | 15 |
| 10.2 Layout Example                          | 15 |
| 11 PACKAGE OUTLINE DIMENSIONS                | 16 |
| 12 TAPE AND REEL INFORMATION                 | 18 |



## **4 Revision History**

Note: Page numbers for previous revisions may different from page numbers in the current version.

| VERSION | Change Date | Change Item               |
|---------|-------------|---------------------------|
| A.1     | 2024/01/24  | Initial version completed |
| A.1.1   | 2024/03/07  | Modify packaging naming   |



#### 5 PACKAGE/ORDERING INFORMATION (1)

|      | erable<br>evice | Package<br>Type | Pin | Channel        | Lead<br>finish/Ball<br>material <sup>(2)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp(°C)  | Device<br>Marking<br>(4) | Package<br>Qty |
|------|-----------------|-----------------|-----|----------------|------------------------------------------------|---------------------------------|--------------|--------------------------|----------------|
| RS84 | 452XK           | SOP8            | 8   | 2              | NIPDAUAG/                                      | MSL1-260°-                      | -40°C ~125°C | RS8452                   | Tape and       |
| -(   | Q1              | 50              | U   | 2              | Plating Sn                                     | Unlimited                       | 40 C * 125 C | 130432                   | Reel,4000      |
| RS84 | 452XM           | MCODO           | 0   | 2 Plating Sn M |                                                | MSL1-260°- 40°C 435°C DS04      |              | DC0.4F0                  | Tape and       |
| -(   | Q1              | MSOP8           | 8   |                | Plating Sn                                     | Unlimited                       | -40°C ~125°C | RS8452                   | Reel,4000      |

#### NOTE:

- (1) This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the right-hand navigation.
- (2) Lead finish/Ball material. Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (3) MSL Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the lot trace code information (data code and vendor code), the logo or the environmental category on the device.



## 6 Pin Configuration and Functions (Top View)



#### **Pin Description**

| 1 111 15 656 | p          |         |                                                                        |  |  |  |
|--------------|------------|---------|------------------------------------------------------------------------|--|--|--|
| NANAE        | PIN        | I/O (1) | DESCRIPTION                                                            |  |  |  |
| NAME         | SOP8/MSOP8 | 1/0 (-/ | DESCRIPTION                                                            |  |  |  |
| -INA         | 2          | ı       | Inverting input, channel A                                             |  |  |  |
| +INA         | 3          | I       | Noninverting input, channel A                                          |  |  |  |
| -INB         | 6          | I       | Inverting input, channel B                                             |  |  |  |
| +INB         | 5          | 1       | Noninverting input, channel B                                          |  |  |  |
| OUTA         | 1          | 0       | Output, channel A                                                      |  |  |  |
| OUTB         | 7          | 0       | Output, channel B                                                      |  |  |  |
| V-           | 4          | -       | Negative (lowest) power supply or ground (for single supply operation) |  |  |  |
| V+           | 8          | -       | Positive (highest) power supply                                        |  |  |  |

<sup>(1)</sup> I = Input, O = Output.



#### **7 SPECIFICATIONS**

#### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)

|               |                                         |       | MIN      | MAX        | UNIT   |  |
|---------------|-----------------------------------------|-------|----------|------------|--------|--|
|               | Supply, Vs=(V+) - (V-)                  | -0.7  | 36       |            |        |  |
| Voltage       | Signal input pin <sup>(2)</sup>         |       | (V-)-0.2 | (V+) +0.2  | V      |  |
|               | Signal output pin <sup>(3)</sup>        |       | (V-)-0.2 | (V+) +0.2  |        |  |
|               | Signal input pin <sup>(2)</sup>         |       | -10      | 10         | mA     |  |
| Current       | Signal output pin <sup>(3)</sup>        | -100  | 100      | mA         |        |  |
|               | Output short-circuits (4)               |       | Conti    | Continuous |        |  |
| 0             | Dealers the armed increases (5)         | SOP8  |          | 110        | 9C /\\ |  |
| $\theta_{JA}$ | Package thermal impedance (5)           | MSOP8 |          | 170        | °C/W   |  |
|               | Operating range, T <sub>A</sub>         | TA    |          | 125        |        |  |
| Temperature   | Junction, T <sub>J</sub> <sup>(6)</sup> | -40   | 150      | °C         |        |  |
|               | Storage, T <sub>stg</sub>               | -55   | 150      |            |        |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

- (4) Short-circuit to ground, one amplifier per package.
- (5) The package thermal impedance is calculated in accordance with JESD-51.
- (6) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PCB.

#### 7.2 ESD Ratings

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

|                                            |  | 0 1                     | 0                                            | ,     |       |
|--------------------------------------------|--|-------------------------|----------------------------------------------|-------|-------|
|                                            |  |                         |                                              | VALUE | UNIT  |
|                                            |  |                         | Human-Body Model (HBM), per AEC Q100-002 (1) | ±2000 | \/    |
| V <sub>(ESD)</sub> Electrostatic discharge |  | Electrostatic discharge | Charged-Device Model (CDM), per AEC Q100-011 | ±500  | \ \ \ |
|                                            |  |                         | Latch-Up (LU), per AEC Q100-004              | ±100  | mA    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



#### **ESD SENSITIVITY CAUTION**

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                                 |               | MIN  | NOM | MAX | UNIT                                  |  |
|---------------------------------|---------------|------|-----|-----|---------------------------------------|--|
| Supply voltage, Vs= (V+) - (V-) | Single-supply | 5    |     | 32  | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |  |
|                                 | Dual-supply   | ±2.5 |     | ±16 | \ \ \                                 |  |
| Operating range, T <sub>A</sub> |               | -40  |     | 125 | °C                                    |  |

<sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.2V beyond the supply rails should be current-limited to 10mA or less.

<sup>(3)</sup> Output terminals are diode-clamped to the power-supply rails. Output signals that can swing more than 0.2V beyond the supply rails should be current-limited to ±100mA or less.



#### 7.4 ELECTRICAL CHARACTERISTICS

(At  $T_A$  = +25°C,  $V_S$ =5V to 32V,  $R_L$  = 10k $\Omega$  connected to  $V_S/2$ , and  $V_{OUT}$  =  $V_S/2$ , Full  $^{(9)}$  = -40°C to +125°C, unless otherwise noted.)  $^{(1)}$ 

|                 | DADAMETER                                                | CONDITIONS                                                    | _    | R                  | LINIT  |                    |       |  |
|-----------------|----------------------------------------------------------|---------------------------------------------------------------|------|--------------------|--------|--------------------|-------|--|
| PARAMETER       |                                                          | CONDITIONS                                                    | T,   | MIN <sup>(2)</sup> | TYP(3) | MAX <sup>(2)</sup> | UNIT  |  |
| POWER           | SUPPLY                                                   |                                                               |      |                    |        |                    |       |  |
| Vs              | Operating Voltage Range                                  |                                                               | 25°C | 5                  |        | 32                 | ٧     |  |
| lα              |                                                          | \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\                        | 25°C |                    | 3.0    | 4.75               |       |  |
|                 | Quiescent Current Per                                    | $V_S=\pm 2.5V$ , $I_O=0$ mA                                   | Full |                    |        | 5.25               | А     |  |
|                 | Amplifier                                                | \\+1\(\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                        | 25°C |                    | 3.8    | 5.75               | mA    |  |
|                 |                                                          | $V_S=\pm 16V$ , $I_O=0$ mA                                    | Full |                    |        | 6.25               |       |  |
| DCDD            | Dawer Cumply Dejection Datio                             | V <sub>s</sub> =5V to 32V                                     | 25°C | 93                 | 110    |                    | ٩D    |  |
| PSRR            | Power-Supply Rejection Ratio                             | Vs=5V to 32V                                                  | Full | 88                 |        |                    | dB    |  |
| INPUT           |                                                          |                                                               |      |                    |        |                    |       |  |
| \/              | Input Offset Voltage V <sub>CM</sub> = V <sub>s</sub> /2 |                                                               | 25°C | -2                 | ±0.5   | 2                  | \/    |  |
| Vos             | Input Offset Voltage                                     | VCM= VS/Z                                                     | Full | -3                 |        | 3                  | mV    |  |
| Vos Tc          | Input Offset Voltage Average<br>Drift                    |                                                               | Full |                    | ±5     |                    | μV/°C |  |
| IB              | Input Bias Current (4) (5)                               | V <sub>CM</sub> = V <sub>S</sub> /2                           | 25°C |                    | ±10    |                    | pА    |  |
| los             | Input Offset Current (4)                                 | V <sub>CM</sub> = V <sub>S</sub> /2                           | 25°C |                    | ±10    |                    | pА    |  |
| $V_{CM}$        | Common-Mode Voltage Range                                | V <sub>S</sub> = ±16V                                         | Full | (V-)+0.5           |        | (V+)-2             | >     |  |
| C) (DD          | Common-Mode Rejection                                    | V <sub>S</sub> = ±16V                                         | 25°C | 87                 | 110    |                    | dB    |  |
| CMRR Ratio      |                                                          | V <sub>CM</sub> =(V-)+0.5 to (V+)-2V                          | Full | 84                 |        |                    | иь    |  |
| OUTPUT          | Г                                                        |                                                               |      |                    |        |                    |       |  |
| Λ               | Onen Lean Valtage Cein                                   | R <sub>L</sub> =10KΩ, V <sub>O</sub> =(V-)+0.6V               | 25°C | 84                 | 100    |                    | 40    |  |
| Aol             | Open-Loop Voltage Gain                                   | to (V+)-0.6V                                                  | Full | 70                 |        |                    | dB    |  |
| V <sub>OH</sub> | Output Suina                                             | V+1(V, D10KO                                                  | Full | 15.7               |        |                    | V     |  |
| Vol             | Output Swing                                             | $V_S=\pm 16V$ , $R_L=10K\Omega$                               | Full |                    |        | -15.7              | ٧     |  |
|                 | Short-Circuit Current (6) (7)                            |                                                               | 25°C | ±55                | ±100   |                    | A     |  |
| I <sub>SC</sub> | Short-Circuit Current (9707                              |                                                               | Full | ±30                |        |                    | mA    |  |
| $C_{LOAD}$      | Capacitive Load Drive                                    |                                                               | 25°C |                    | 70     |                    | pF    |  |
| FREQUE          | NCY RESPONSE                                             |                                                               |      |                    |        |                    |       |  |
| SR              | Slew Rate <sup>(8)</sup>                                 | G=+1, C <sub>L</sub> =70pF                                    | 25°C |                    | 5      |                    | V/µs  |  |
| GBW             | Gain-Bandwidth Product                                   |                                                               | 25°C |                    | 8      |                    | MHz   |  |
| ts              | Settling Time,0.01%                                      | V <sub>S</sub> =±2.5V, G=+1,<br>C <sub>L</sub> =70pF, Step=2V | 25°C |                    | 1.0    |                    | μs    |  |
| tor             | Overload Recovery Time                                   | V <sub>IN</sub> •Gain≥V <sub>S</sub> , G=11                   | 25°C |                    | 1.0    |                    | μs    |  |
| ton             | Turn On Time                                             |                                                               | 25°C |                    | 10     |                    | μs    |  |
| NOISE           |                                                          |                                                               |      |                    |        |                    | -     |  |
| En              | Input Voltage Noise                                      | f = 0.1Hz to 10Hz,<br>V <sub>S</sub> =±2.5V                   | 25°C |                    | 7      |                    | μVрр  |  |
| en              | Input Voltage Noise Density (4)                          | f = 1KHz                                                      | 25°C |                    | 35     |                    | nV/√H |  |



#### NOTE:

- (1) Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.
- (2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlations using statistical quality control (SQC) method.
- (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration.
- (4) This parameter is ensured by design and/or characterization and is not tested in production.
- (5) Positive current corresponds to current flowing into the device.
- (6) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is PD =  $(T_{J(MAX)} T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly onto a PCB.
- (7) Short circuit test is a momentary test.
- (8) Number specified is the slower of positive and negative slew rates.
- (9) Specified by characterization only.



#### 7.5 TYPICAL CHARACTERISTICS

NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only.

At  $T_A$  = +25°C,  $V_S$ =±16V,  $R_L$  = 10k $\Omega$  connected to  $V_S/2$ ,  $V_{OUT}$  =  $V_S/2$ , unless otherwise noted.



Common-Mode Rejection Ratio(dB) 0.1 Frequency(KHz)

Figure 1. OPEN-LOOP GAIN AND PHASE vs FREQUENCY

Power-Supply Rejection Ratio(dB) 0.1 Frequency(KHz)

Figure 2. Common-Mode Rejection Ratio vs FREQUENCY



Figure 3. Power-Supply Rejection Ratio+ vs FREQUENCY



Figure 4. Power-Supply Rejection Ratio- vs FREQUENCY



Figure 5. SUPPLY VOLTAGE vs QUIESCENT CURRENT

Figure 6. 0.1Hz TO 10Hz NOISE at Vs=5V

9 / 19 www.run-ic.com



#### TYPICAL CHARACTERISTICS

NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only.

At  $T_A = +25$ °C,  $V_S = \pm 16V$ ,  $R_L = 10k\Omega$  connected to  $V_S/2$ ,  $V_{OUT} = V_S/2$ , unless otherwise noted.





Figure 7. POSITIVE OVERVOLTAGE RECOVERY

Figure 8. NEGATIVE OVERVOLTAGE RECOVERY





Figure 9. SMALL SIGNAL STEP RESPONSE

Figure 10. SMALL SIGNAL STEP RESPONSE





Figure 11. LARGE SIGNAL STEP RESPONSE

Figure 12. LARGE SIGNAL STEP RESPONSE



#### **TYPICAL CHARACTERISTICS**

NOTE: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only.

At  $T_A = +25$ °C,  $V_S = \pm 16$ V,  $R_L = 10$ k $\Omega$  connected to  $V_S/2$ ,  $V_{OUT} = V_S/2$ , unless otherwise noted.



Figure 13. Output Voltage Swing vs Output Current



#### **8 Detailed Description**

#### 8.1 Overview

The RS8452-Q1 operational amplifier provides high overall performance, making these devices designed for many general-purpose applications. The excellent offset drift of only 5  $\mu$ V/°C provides excellent stability over the entire temperature range. In addition, the device offers very good overall performance with high CMRR, PSRR, and AoL.

#### 8.2 Operating Characteristics

The RS8452-Q1 amplifier is specified for operation from 5 V to 32 V ( $\pm 2.5$  V to  $\pm 16$  V). Many of the specifications apply from  $-40^{\circ}$ C to  $\pm 125^{\circ}$ C.

#### 8.3 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits for protection from accidental ESD events both before and during product assembly.

A good understanding of this basic ESD circuitry and the relevance to an electrical overstress event is helpful. Figure 14 shows the ESD circuits contained in the RS8452-Q1. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



Figure 14. ESD block diagram

An ESD event produces a short-duration, high-voltage pulse that is transformed into a short-duration, high current pulse when discharging through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent damage. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more amplifier device pins, current flows through one or more steering diodes. Depending on the path that the current takes, the absorption device can activate. The absorption device has a trigger, or threshold voltage, that is above the normal operating voltage of the RS8452-Q1 but below the device breakdown voltage level. When this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

When the operational amplifier connects into a circuit, as shown in Figure 14, the ESD protection components are intended to remain inactive and do not become involved in the application circuit operation. However, circumstances can arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occurs, there is a risk that some internal ESD protection circuits can turn on and conduct current. Any such current flow occurs through steering-diode paths and rarely involves the absorption device.



Figure 14 shows a specific example where the input voltage  $(V_{IN})$  exceeds the positive supply voltage (V+) by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If V+ can sink the current, then one of the upper input steering diodes conducts and directs current to V+. Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10 mA.

If the supply is not capable of sinking the current,  $V_{IN}$  can begin sourcing current to the operational amplifier and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings.

Another common question involves what happens to the amplifier if an input signal is applied to the input when the power supplies (V+ or V-) are at 0 V. Again, this question depends on the supply characteristic when at 0 V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the input source supplies the operational amplifier current through the current-steering diodes. This state is not a normal bias condition; most likely, the amplifier does not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current and any resistance in the input path.

The input pins of the RS8452-Q1 are protected from excessive differential voltage with back-to-back diodes; see Figure 14. In most circuit applications, the input protection circuitry has no effect. However, in low-gain or G = 1 circuits, fast-ramping input signals can forward-bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. If the input signal is fast enough to create this forward-bias condition, then limit the input signal current to 10 mA or less. If the input signal current is not inherently limited, an input series resistor can limit the input signal current. This input series resistor degrades the low-noise performance of the RS8452-Q1. Figure 14 shows an example configuration that implements a current-limiting feedback resistor.



#### 9 Application and Implementation

Information in the following applications sections is not part of the RUNIC component specification, and RUNIC does not warrant its accuracy or completeness. RUNIC's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 APPLICATION NOTE

The RS8452-Q1 operational amplifier provides high overall performance in a large number of general-purpose applications. As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors placed close to the device pins. In most cases,  $0.1\mu F$  capacitors are adequate. Follow the additional recommendations in the Layout Guidelines section to achieve the maximum performance from this device. Many applications introduce capacitive loading to the output of the amplifier (which potentially causes instability). To stabilize the amplifier, add an isolation resistor between the amplifier output and the capacitive load.

#### 9.2 Typical Applications

This circuit can drive capacitive loads (such as cable shields, reference buffers, MOSFET gates, and diodes). The circuit uses an isolation resistor ( $R_{\rm ISO}$ ) to stabilize the output of an operational amplifier.  $R_{\rm ISO}$  modifies the open-loop gain of the system to ensure that the circuit has sufficient phase margin.



Figure 15. Unity-Gain Buffer with R<sub>ISO</sub> Stability Compensation

#### 9.3 Design Requirements

The design requirements are:
• Supply voltage: 30 V (±15 V)

• Capacitive loads: 100 pF, 1000 pF, 0.01μF, 0.1μF, and 1μF

• Phase margin: 45° and 60°

#### 9.4 Detailed Design Procedure

Figure 15 shows a unity-gain buffer driving a capacitive load. Equation 1 shows the transfer function for the circuit in Figure 15. Figure 15 does not show the open-loop output resistance of the operational amplifier ( $R_{\circ}$ ).

$$T(s) = \frac{1 + C_{LOAD} \times R_{ISO} \times S}{1 + (R_0 + R_{ISO}) \times C_{LOAD} \times S}$$
(1)

The transfer function in Equation 1 has a pole and a zero. The frequency of the pole ( $f_p$ ) is determined by (Ro +RISO) and CLOAD. The RISO and CLOAD components determine the frequency of the zero ( $f_z$ ). A stable system is obtained by selecting RISO so that the rate of closure (ROC) between the open-loop gain (AOL) and  $1/\beta$  is 20 dB per decade.



#### 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the
  operational amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing low
  impedance power sources local to the analog circuitry.
  - -Connect low-ESR,  $0.1\mu F$  ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup. Make
  sure to physically separate digital and analog grounds, paying attention to the flow of the ground current.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in Figure 17, keeping R<sub>F</sub> and R<sub>G</sub> close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

#### 10.2 Layout Example



Figure 16. Schematic Representation



Figure 17. Layout Example

NOTE: Layout Recommendations have been shown for dual op-amp only, follow similar precautions for Single and four.

15 / 19 www.run-ic.com



#### 11 PACKAGE OUTLINE DIMENSIONS **MSOP8** (3)





RECOMMENDED LAND PATTERN (Unit: mm)





| Cl I   | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
| Symbol | Min          | Max           | Min                  | Max   |  |
| A (1)  | 0.820        | 1.100         | 0.032                | 0.043 |  |
| A1     | 0.020        | 0.150         | 0.001                | 0.006 |  |
| A2     | 0.750        | 0.950         | 0.030                | 0.037 |  |
| b      | b 0.250      |               | 0.010                | 0.015 |  |
| С      | 0.090        | 0.230         | 0.004                | 0.009 |  |
| D (1)  | 2.900        | 3.100         | 0.114                | 0.122 |  |
| е      | 0.650(       | BSC) (2)      | 0.026(BSC) (2)       |       |  |
| E (1)  | 2.900        | 3.100         | 0.114                | 0.122 |  |
| E1     | 4.750        | 5.050 0.187   |                      | 0.199 |  |
| L      | 0.400        | 0.800         | 0.016                | 0.031 |  |
| θ      | 0°           | 6°            | 0°                   | 6°    |  |

#### NOTE:

- 1. Plastic or metal protrusions of 0.15mm maximum per side are not included.
- 2. BSC (Basic Spacing between Centers), "Basic" spacing is nominal.3. This drawing is subject to change without notice.

16 / 19 www.run-ic.com

**RECOMMENDED LAND PATTERN (Unit: mm)** 



#### **SOP8** (2)



Detail X

| Complete al    | Dimensions I | n Millimeters | Dimension | s In Inches |  |
|----------------|--------------|---------------|-----------|-------------|--|
| Symbol         | Min          | Max           | Min       | Max         |  |
| A (1)          |              | 1.750         |           | 0.069       |  |
| A <sub>1</sub> | 0.100        | 0.250         | 0.004     | 0.010       |  |
| A <sub>2</sub> | 1.250        | 1.450         | 0.049     | 0.057       |  |
| <b>A</b> 3     | 0.           | 25            | 0.0       | 10          |  |
| bp             | 0.360        | 0.490         | 0.014     | 0.019       |  |
| С              | 0.190        | 0.250         | 0.007     | 0.010       |  |
| D (1)          | 4.800        | 5.000         | 0.190     | 0.200       |  |
| E (1)          | 3.800        | 4.000         | 0.150     | 0.160       |  |
| HE             | 5.800        | 6.200         | 0.228     | 0.244       |  |
| е              | 1.2          | 270           | 0.0       | 50          |  |
| L              | 1.0          | 05            | 0.0       | 41          |  |
| L <sub>P</sub> | 0.400        | 1.000         | 0.016     | 0.039       |  |
| Q              | 0.600        | 0.700         | 0.024     | 0.028       |  |
| Z              | 0.300        | 0.700         | 0.012     | 0.028       |  |
| У              | 0            | .1            | 0.004     |             |  |
| θ              | 0°           | 8°            | 0°        | 8°          |  |

#### NOTE:

- ${\bf 1.\ Plastic\ or\ metal\ protrusions\ of\ 0.15mm\ maximum\ per\ side\ are\ not\ included.}$
- 2. This drawing is subject to change without notice.

bp



## 12 TAPE AND REEL INFORMATION REEL DIMENSIONS

#### **TAPE DIMENSION**



NOTE: The picture is only for reference. Please make the object as the standard.

#### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type | Reel<br>Diameter | Reel Width<br>W1(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|----------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| SOP8         | 13"              | 12.4                 | 6.40       | 5.40       | 2.10       | 4.0        | 8.0        | 2.0        | 12.0      | Q1               |
| MSOP8        | 13"              | 12.4                 | 5.20       | 3.30       | 1.50       | 4.0        | 8.0        | 2.0        | 12.0      | Q1               |

#### NOTE:

- 1. All dimensions are nominal.
- 2. Plastic or metal protrusions of 0.15mm maximum per side are not included.



#### **IMPORTANT NOTICE AND DISCLAIMER**

Jiangsu RUNIC Technology Co., Ltd. will accurately and reliably provide technical and reliability data (including data sheets), design resources (including reference designs), application or other design advice, WEB tools, safety information and other resources, without warranty of any defect, and will not make any express or implied warranty, including but not limited to the warranty of merchantability Implied warranty that it is suitable for a specific purpose or does not infringe the intellectual property rights of any third party.

These resources are intended for skilled developers designing with RUNIC products You will be solely responsible for: (1) Selecting the appropriate products for your application; (2) Designing, validating and testing your application; (3) Ensuring your application meets applicable standards and any other safety, security or other requirements; (4) RUNIC and the RUNIC logo are registered trademarks of RUNIC INCORPORATED. All trademarks are the property of their respective owners; (5) For change details, review the revision history included in any revised document. The resources are subject to change without notice. Our company will not be liable for the use of this product and the infringement of patents or third-party intellectual property rights due to its use.